summaryrefslogtreecommitdiffstats
diff options
context:
space:
mode:
-rw-r--r--doc/book-enea-nfv-access-reference-guide-intel/doc/benchmarks.xml151
-rw-r--r--doc/book-enea-nfv-access-reference-guide-intel/doc/book.xml12
-rw-r--r--doc/book-enea-nfv-access-reference-guide-intel/doc/dpdk.xml6
-rw-r--r--doc/book-enea-nfv-access-reference-guide-intel/doc/overview.xml7
4 files changed, 12 insertions, 164 deletions
diff --git a/doc/book-enea-nfv-access-reference-guide-intel/doc/benchmarks.xml b/doc/book-enea-nfv-access-reference-guide-intel/doc/benchmarks.xml
index 2571f34..3fae2ba 100644
--- a/doc/book-enea-nfv-access-reference-guide-intel/doc/benchmarks.xml
+++ b/doc/book-enea-nfv-access-reference-guide-intel/doc/benchmarks.xml
@@ -82,156 +82,7 @@
82 </itemizedlist> 82 </itemizedlist>
83 </section> 83 </section>
84 84
85 <section id="bios"> 85 <section condition="hidden" id="use-cases">
86 <title>BIOS Settings</title>
87
88 <para>The table below details the BIOS settings for which the default
89 values were changed when doing performance measurements.</para>
90
91 <table>
92 <title>BIOS Settings</title>
93
94 <tgroup cols="4">
95 <colspec align="left" />
96
97 <thead>
98 <row>
99 <entry align="center">Menu Path</entry>
100
101 <entry align="center">Setting Name</entry>
102
103 <entry align="center">Enea NFV Access value</entry>
104
105 <entry align="center">BIOS Default value</entry>
106 </row>
107 </thead>
108
109 <tbody>
110 <row>
111 <entry align="left">CPU Configuration</entry>
112
113 <entry align="left">Direct Cache Access (DCA)</entry>
114
115 <entry>Enable</entry>
116
117 <entry>Auto</entry>
118 </row>
119
120 <row>
121 <entry>CPU Configuration / Advanced Power Management
122 Configuration</entry>
123
124 <entry align="left">EIST (P-States)</entry>
125
126 <entry>Disable</entry>
127
128 <entry>Enable</entry>
129 </row>
130
131 <row>
132 <entry>CPU Configuration / Advanced Power Management Configuration
133 / CPU C State Control</entry>
134
135 <entry align="left">CPU C State</entry>
136
137 <entry>Disable</entry>
138
139 <entry>Enable</entry>
140 </row>
141
142 <row>
143 <entry>CPU Configuration / Advanced Power Management Configuration
144 / CPU Advanced PM Turning / Energy Perf BIAS</entry>
145
146 <entry align="left">Energy Performance Tuning</entry>
147
148 <entry>Disable</entry>
149
150 <entry>Enable</entry>
151 </row>
152
153 <row>
154 <entry>CPU Configuration / Advanced Power Management Configuration
155 / CPU Advanced PM Turning / Energy Perf BIAS</entry>
156
157 <entry align="left">Energy Performance BIAS Setting</entry>
158
159 <entry>Performance</entry>
160
161 <entry>Balanced Performance</entry>
162 </row>
163
164 <row>
165 <entry>CPU Configuration / Advanced Power Management Configuration
166 / CPU Advanced PM Turning / Energy Perf BIAS</entry>
167
168 <entry align="left">Power/Performance Switch</entry>
169
170 <entry>Disable</entry>
171
172 <entry>Enable</entry>
173 </row>
174
175 <row>
176 <entry>CPU Configuration / Advanced Power Management Configuration
177 / CPU Advanced PM Turning / Program PowerCTL _MSR</entry>
178
179 <entry align="left">Energy Efficient Turbo</entry>
180
181 <entry>Disable</entry>
182
183 <entry>Enable</entry>
184 </row>
185
186 <row>
187 <entry>Chipset Configuration / North Bridge / IIO
188 Configuration</entry>
189
190 <entry align="left">EV DFX Features</entry>
191
192 <entry>Enable</entry>
193
194 <entry>Disable</entry>
195 </row>
196
197 <row>
198 <entry>Chipset Configuration / North Bridge / Memory
199 Configuration</entry>
200
201 <entry align="left">Enforce POR</entry>
202
203 <entry>Disable</entry>
204
205 <entry>Enable</entry>
206 </row>
207
208 <row>
209 <entry>Chipset Configuration / North Bridge / Memory
210 Configuration</entry>
211
212 <entry align="left">Memory Frequency</entry>
213
214 <entry>2400</entry>
215
216 <entry>Auto</entry>
217 </row>
218
219 <row>
220 <entry>Chipset Configuration / North Bridge / Memory
221 Configuration</entry>
222
223 <entry align="left">DRAM RAPL Baseline</entry>
224
225 <entry>Disable</entry>
226
227 <entry>DRAM RAPL Mode 1</entry>
228 </row>
229 </tbody>
230 </tgroup>
231 </table>
232 </section>
233
234 <section id="use-cases" condition="hidden">
235 <title>Use Cases</title> 86 <title>Use Cases</title>
236 87
237 <section id="docker-benchmarks"> 88 <section id="docker-benchmarks">
diff --git a/doc/book-enea-nfv-access-reference-guide-intel/doc/book.xml b/doc/book-enea-nfv-access-reference-guide-intel/doc/book.xml
index ad26c6e..cec06b6 100644
--- a/doc/book-enea-nfv-access-reference-guide-intel/doc/book.xml
+++ b/doc/book-enea-nfv-access-reference-guide-intel/doc/book.xml
@@ -13,18 +13,18 @@
13 xmlns:xi="http://www.w3.org/2001/XInclude" /> 13 xmlns:xi="http://www.w3.org/2001/XInclude" />
14 <xi:include href="overview.xml" 14 <xi:include href="overview.xml"
15 xmlns:xi="http://www.w3.org/2001/XInclude" /> 15 xmlns:xi="http://www.w3.org/2001/XInclude" />
16 <xi:include href="dpdk.xml"
17 xmlns:xi="http://www.w3.org/2001/XInclude" />
18 <xi:include href="ovs.xml"
19 xmlns:xi="http://www.w3.org/2001/XInclude" />
16 <xi:include href="hypervisor_virtualization.xml" 20 <xi:include href="hypervisor_virtualization.xml"
17 xmlns:xi="http://www.w3.org/2001/XInclude" /> 21 xmlns:xi="http://www.w3.org/2001/XInclude" />
18 <xi:include href="container_virtualization.xml" 22 <xi:include href="container_virtualization.xml"
19 xmlns:xi="http://www.w3.org/2001/XInclude" /> 23 xmlns:xi="http://www.w3.org/2001/XInclude" />
20 <xi:include href="ovs.xml"
21 xmlns:xi="http://www.w3.org/2001/XInclude" />
22 <xi:include href="dpdk.xml"
23 xmlns:xi="http://www.w3.org/2001/XInclude" />
24 <xi:include href="ostree.xml" 24 <xi:include href="ostree.xml"
25 xmlns:xi="http://www.w3.org/2001/XInclude" /> 25 xmlns:xi="http://www.w3.org/2001/XInclude" />
26 <xi:include href="benchmarks.xml" 26 <xi:include href="benchmarks.xml"
27 xmlns:xi="http://www.w3.org/2001/XInclude" /> 27 xmlns:xi="http://www.w3.org/2001/XInclude" />
28 <xi:include href="using_nfv_access_sdks.xml" 28 <!-- <xi:include href="using_nfv_access_sdks.xml"
29 xmlns:xi="http://www.w3.org/2001/XInclude" /> 29 xmlns:xi="http://www.w3.org/2001/XInclude" />-->
30</book> 30</book>
diff --git a/doc/book-enea-nfv-access-reference-guide-intel/doc/dpdk.xml b/doc/book-enea-nfv-access-reference-guide-intel/doc/dpdk.xml
index 5c5cb9f..523a2d5 100644
--- a/doc/book-enea-nfv-access-reference-guide-intel/doc/dpdk.xml
+++ b/doc/book-enea-nfv-access-reference-guide-intel/doc/dpdk.xml
@@ -13,11 +13,7 @@
13 13
14 <para>In order to take advantage of DPDK, Linux <ulink 14 <para>In order to take advantage of DPDK, Linux <ulink
15 url="https://www.kernel.org/doc/Documentation/vm/hugetlbpage.txt">huge 15 url="https://www.kernel.org/doc/Documentation/vm/hugetlbpage.txt">huge
16 pages</ulink> must be enabled in the system. The allocation of huge pages 16 pages</ulink> must be enabled in the system.</para>
17 should preferably be done at boot time by passing parameters on the kernel
18 command line. Add the following to the kernel boot parameters:</para>
19
20 <programlisting>default_hugepagesz=1GB hugepagesz=1GB hugepages=8 hugepagesz=2M hugepages=2048</programlisting>
21 17
22 <para>For DPDK documentation, see <ulink 18 <para>For DPDK documentation, see <ulink
23 url="http://dpdk.org/doc/guides-18.02/index.html">http://dpdk.org/doc/guides-18.02/index.html</ulink></para> 19 url="http://dpdk.org/doc/guides-18.02/index.html">http://dpdk.org/doc/guides-18.02/index.html</ulink></para>
diff --git a/doc/book-enea-nfv-access-reference-guide-intel/doc/overview.xml b/doc/book-enea-nfv-access-reference-guide-intel/doc/overview.xml
index 800abe4..3439937 100644
--- a/doc/book-enea-nfv-access-reference-guide-intel/doc/overview.xml
+++ b/doc/book-enea-nfv-access-reference-guide-intel/doc/overview.xml
@@ -4,9 +4,10 @@
4<chapter id="overview"> 4<chapter id="overview">
5 <title>Overview</title> 5 <title>Overview</title>
6 6
7 <para>The Enea NFV Access Reference Guide available with this release of the Enea NFV 7 <para>The Enea NFV Access Reference Guide seeks to provide further
8 Access seeks to provide further information that will help all intended 8 information that will help users understand the high-level architecture
9 users make the most out of the virtualization features.</para> 9 and features of the Enea NFV Access Platform. Focus is placed
10 on data-path and virtualization components.</para>
10 11
11 <section id="description"> 12 <section id="description">
12 <title>Enea NFV Access Description</title> 13 <title>Enea NFV Access Description</title>