diff options
| author | Thomas Elste <thomas.elste@imms.de> | 2014-06-13 15:46:26 +0200 |
|---|---|---|
| committer | Otavio Salvador <otavio@ossystems.com.br> | 2014-06-16 09:31:40 -0300 |
| commit | 605c8d7d843c96166cd4608316940f8da536a392 (patch) | |
| tree | e2d21109a8d3e76595017c195596dea346ab3d19 | |
| parent | f1bf2a11dc481d9180f55108e675a839673b8bc4 (diff) | |
| download | meta-freescale-605c8d7d843c96166cd4608316940f8da536a392.tar.gz | |
libdrm: Add ite instruction to mx6 ARM patch
Building with Angstrom toolchain fails on inline assembler added by
drm-update-arm.patch because of missing ite instruction. Insert
instruction to make the inline assembler block Thumb2 compatible.
Signed-off-by: Thomas Elste <thomas.elste@imms.de>
Signed-off-by: Otavio Salvador <otavio@ossystems.com.br>
| -rw-r--r-- | meta-fsl-arm/recipes-graphics/drm/libdrm/mx6/drm-update-arm.patch | 3 |
1 files changed, 2 insertions, 1 deletions
diff --git a/meta-fsl-arm/recipes-graphics/drm/libdrm/mx6/drm-update-arm.patch b/meta-fsl-arm/recipes-graphics/drm/libdrm/mx6/drm-update-arm.patch index 4389fe4ab..1160cd10a 100644 --- a/meta-fsl-arm/recipes-graphics/drm/libdrm/mx6/drm-update-arm.patch +++ b/meta-fsl-arm/recipes-graphics/drm/libdrm/mx6/drm-update-arm.patch | |||
| @@ -9,7 +9,7 @@ Signed-off-by: Evan Kotara <evan.kotara@freescale.com> | |||
| 9 | diff --git a/xf86drm.h b/xf86drm.h | 9 | diff --git a/xf86drm.h b/xf86drm.h |
| 10 | --- a/xf86drm.h | 10 | --- a/xf86drm.h |
| 11 | +++ b/xf86drm.h | 11 | +++ b/xf86drm.h |
| 12 | @@ -455,6 +455,22 @@ do { register unsigned int __old __asm("o0"); \ | 12 | @@ -461,6 +461,23 @@ do { register unsigned int __old __asm(" |
| 13 | : "cr0", "memory"); \ | 13 | : "cr0", "memory"); \ |
| 14 | } while (0) | 14 | } while (0) |
| 15 | 15 | ||
| @@ -22,6 +22,7 @@ diff --git a/xf86drm.h b/xf86drm.h | |||
| 22 | + __asm__ __volatile__ ( \ | 22 | + __asm__ __volatile__ ( \ |
| 23 | + "1: ldrex %0, [%1]\n" \ | 23 | + "1: ldrex %0, [%1]\n" \ |
| 24 | + " teq %0, %2\n" \ | 24 | + " teq %0, %2\n" \ |
| 25 | + " ite eq\n" \ | ||
| 25 | + " strexeq %0, %3, [%1]\n" \ | 26 | + " strexeq %0, %3, [%1]\n" \ |
| 26 | + " movne %0, #1\n" \ | 27 | + " movne %0, #1\n" \ |
| 27 | + : "=&r" (__ret) \ | 28 | + : "=&r" (__ret) \ |
